8 more incoming. You can reserve stock now
Quantity | Price (inc GST) |
---|---|
1+ | S$5.440 (S$5.9296) |
10+ | S$5.080 (S$5.5372) |
25+ | S$4.810 (S$5.2429) |
50+ | S$4.760 (S$5.1884) |
100+ | S$4.700 (S$5.123) |
250+ | S$4.550 (S$4.9595) |
500+ | S$4.430 (S$4.8287) |
1000+ | S$4.290 (S$4.6761) |
Product Information
Product Overview
MT41K128M16JT-107 IT:K is a 1.35V DDR3L SDRAM device. The double data rate architecture is an 8n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single READ or WRITE operation for the DDR3 SDRAM effectively consists of a single 8n-bit-wide, four-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one half-clock-cycle data transfers at the I/O pins. The differential data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the DDR3 SDRAM input receiver. DQS is centre-aligned with data for WRITEs. The read data is transmitted by the DDR3 SDRAM and edge-aligned to the data strobes. The DDR3 SDRAM operates from a differential clock (CKandCK#).
- 128 Meg x 16 configuration, tCK = 1.071ns, CL = 13 speed grade, 16 Meg x 16 x 8 banks configuration
- 8K refresh count, 16K A[13:0] row address, 8 BA[2:0] bank address, 1K A[9:0] column address
- 1600MT/s data rate, 11-11-11 target tRCDt-RP-CL, 13.91ns tRCD, 13.91ns tRP, 13.91ns CL
- VDD = VDDQ = 1.35V (1.283–1.45V), backward-compatible to VDD = VDDQ = 1.5V ±0.075V
- Differential bidirectional data strobe, 8n-bit prefetch architecture self refresh mode
- Differential clock inputs (CK, CK#), 8 internal banks, programmable CAS (WRITE) latency (CWL)
- Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals
- Programmable CAS (READ) latency (CL), programmable posted CAS additive latency (AL)
- Fixed burst length (BL) of 8 and burst chop (BC) of 4 (via the mode register set [MRS])
- 96-ball FBGA package, industrial operating temperature range from -40°C to +95°C
Technical Specifications
DDR3L
128M x 16bit
FBGA
1.35V
-40°C
-
No SVHC (17-Dec-2015)
2Gbit
933MHz
96Pins
Surface Mount
95°C
MSL 3 - 168 hours
Technical Docs (2)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Singapore
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate