Need more?
Quantity | Price (inc GST) |
---|---|
1+ | S$0.901 (S$0.9821) |
10+ | S$0.574 (S$0.6257) |
100+ | S$0.447 (S$0.4872) |
500+ | S$0.435 (S$0.4742) |
1000+ | S$0.422 (S$0.460) |
2500+ | S$0.399 (S$0.4349) |
5000+ | S$0.379 (S$0.4131) |
Product Information
Product Overview
The 74HC4017PW is a 5-stage Johnson Decade Counter with 10 decoded outputs (Q0 to Q9), an output from the most significant flip-flop (Q5\-9), two clock inputs (CP0 and CP1\) and an overriding asynchronous master reset input (MR). The counter is advanced by either a low-to-high transition at CP0 while CP1\ is low or a high-to-low transition at CP1\ while CP0 is high. When cascading counters, the Q5\-9 output, which is low while the counter is in states 5, 6, 7, 8 and 9, can be used to drive the CP0 input of the next counter. A high on MR resets the counter to zero (Q0 = Q5\-9 = high, Q1 to Q9 = low) independent of the clock inputs (CP0 and CP1\). Automatic code correction of the counter is provided by an internal circuit: following any illegal code the counter returns to a proper counting mode within 11 clock pulses. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
- CMOS Input level
- Complies with JEDEC standard No. 7A
Applications
Industrial, Consumer Electronics, Computers & Computer Peripherals
Technical Specifications
74HC4017
77MHz
TSSOP
16Pins
6V
744017
125°C
MSL 1 - Unlimited
Decade, Johnson
9
TSSOP
2V
74HC
-40°C
-
No SVHC (21-Jan-2025)
Technical Docs (2)
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Thailand
Country in which last significant manufacturing process was carried out
RoHS
RoHS
Product Compliance Certificate