Product Information
Product Overview
The 74HCT107N is a dual negative edge triggered JK Flip-flop featuring individual J and K inputs, clock (CP\) and reset (R\) inputs and complementary Q and Q\ outputs. The reset is an asynchronous active low input and operates independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the high-to-low clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.
- TTL Input levels
- Complies with JEDEC standard No. 7A
Applications
Industrial, Consumer Electronics, Computers & Computer Peripherals
Technical Specifications
74HCT107
19ns
4mA
DIP
Negative Edge
4.5V
74HCT
-40°C
-
-
JK
73MHz
DIP
14Pins
Complementary
5.5V
74107
125°C
-
To Be Advised
Technical Docs (2)
Associated Products
1 Product Found
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Netherlands
Country in which last significant manufacturing process was carried out
RoHS
Product Compliance Certificate