Product Information
Product Overview
The 74HCT112N is a negative-edge trigger dual Jk Flip-flop with set and reset. This high-speed Si-gate CMOS device is pin compatible with low power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard no. 7A. This dual negative-edge triggered JK-type flip-flops featuring individual nJ, nK, clock (nCP\), set (nSD\) and reset (nRD\) inputs. The set and reset inputs, when low, set or reset the outputs as shown in the function table regardless of the levels at the other inputs. A HIGH level at the clock (nCP) input enables the nJ and nK inputs and data will be accepted. The nJ and nK inputs control the state changes of the flip-flops as shown in the function table. The nJ and nK inputs must be stable one set-up time prior to the high-to-low clock transition for predictable operation. Output state changes are initiated by the high-to-low transition of nCP. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
- Asynchronous set and reset
- Standard output capability
- ICC Category
Applications
Industrial, Consumer Electronics, Computers & Computer Peripherals
Technical Specifications
74HCT112
21ns
4mA
DIP
Negative Edge
4.5V
74HCT
-40°C
-
-
JK
70MHz
DIP
16Pins
Complementary
5.5V
74112
125°C
-
To Be Advised
Technical Docs (2)
Associated Products
2 Products Found
Legislation and Environmental
Country in which last significant manufacturing process was carried outCountry of Origin:Thailand
Country in which last significant manufacturing process was carried out
RoHS
Product Compliance Certificate